# Design of the Miller OTA

Version 1

Christian Enz

2025 - 05 - 22

# Table of contents

| 1  | Intr              | roduction                                                 |
|----|-------------------|-----------------------------------------------------------|
| 2  | Ana               | alysis                                                    |
|    | 2.1               | Small-signal analysis                                     |
|    | 2.2               | Noise analysis                                            |
|    |                   | 2.2.1 Input-referred thermal noise                        |
|    |                   | 2.2.2 Input-referred flicker noise                        |
|    | 2.3               | Input-referred offset voltage                             |
| 3  | Des               | sign                                                      |
| •  | 3.1               | Specifications                                            |
|    | 3.2               | Process                                                   |
|    | $\frac{3.2}{3.3}$ | Design procedure                                          |
|    | 5.5               | 3.3.1 Sizing the differential pair $M_{1a}$ - $M_{1b}$    |
|    |                   |                                                           |
|    |                   |                                                           |
|    |                   | 3.3.3 Sizing the second-stage $M_2$                       |
|    |                   | 3.3.4 Sizing the nMOS current mirrors $M_{5a}$ - $M_{5b}$ |
|    | 0.4               | 3.3.5 Sizing the nMOS current mirrors $M_{3a}$ - $M_{3b}$ |
|    | 3.4               | Summary                                                   |
|    |                   | 3.4.1 Specifications                                      |
|    |                   | 3.4.2 Bias                                                |
|    |                   | 3.4.3 Transistor information                              |
| 4  | OTA               | A Characteristics                                         |
|    | 4.1               | Open-loop gain                                            |
|    | 4.2               | Input-referred noise                                      |
|    | 4.3               | Input-referred random offset voltage                      |
|    | 4.4               | Power consumption                                         |
| 5  | Sim               | ulation results from ngspice                              |
| J  | 5.1               | Operating point                                           |
|    | $5.1 \\ 5.2$      | Large-signal differential transfer characteristic         |
|    | $5.2 \\ 5.3$      | Open-loop gain                                            |
|    | 5.5               | 1 10                                                      |
|    |                   | 5.3.1 Closed-loop circuit                                 |
|    | - 1               | 5.3.2 Open-loop circuit                                   |
|    | 5.4               | Input-referred noise                                      |
|    | 5.5               | Input common-mode voltage range                           |
|    | 5.6               | Step-response                                             |
|    |                   | 5.6.1 Small-step                                          |
|    |                   | 5.6.2 Large step                                          |
|    | 5.7               | Power consumption                                         |
| 6  | Con               | nclusion                                                  |
|    |                   |                                                           |
| Re | ferer             | nces                                                      |

## 1 Introduction



Figure 1.1: Schematic of the Miller OTA.

### Note

Note that all nMOS transistors in Figure 1.1 have an odd number and all the pMOS transistors an even number which explains the numbering process.

This notebook presents the analysis, design and simulation of the Miller OTA which schematic is presented in Figure 1.1. The design phase is using the sEKV model and the inversion coefficient approach [1], [2], [3]. The Miller OTA is a two-stage OTA which requires frequency compensation to ensure that it will remain stable in all feedback configurations. The compensation is achieved by adding capacitor  $C_c$  which takes advantage of the Miller effect hence its name of Miller compensation or Miller OTA. We will see below that in differential mode the effects of the source transconductances on the common source node voltage are actually canceled.

We will start with a detailed analysis of the OTA which will allow to derive all the design equations that will be used in the design phase. The OTA is then designed for a given set of specifications for the chosen IHP SG13G2 130nm BiCMOS technology [4]. We have selected this technology because IHP provides an open source PDK which is then used for the validation of the design by simulation with ngspice [5] using the PSP compact model [6] provided by the open source PDK [4].

## 2 Analysis

## 2.1 Small-signal analysis



Figure 2.1: Small-signal schematic of the Miller OTA.

### i Note

This small-signal analysis and the frequency compensation analysis is largely based on [7].

We start with the small-signal analysis. The small-signal schematic corresponding to the Miller OTA is shown in Figure 2.1. Assuming perfect matching and differential operation  $\Delta V_{Gb1} = -\Delta V_{Ga1} = V_{id}/2$ , the voltage at the source of  $M_{1a}$ - $M_{1b}$  (node 3) remains unchanged and hence  $\Delta V_3 = 0$ . The source transconductances can then be omitted leading to the simplified small-signal circuit in differential mode shown in Figure 2.2.



Figure 2.2: Small-signal schematic of the Miller OTA in differential mode.

If the capacitance  $C_4$  at the current mirror node 4 is neglected and recalling that  $G_4 = G_{m4} + G_{ds4} \cong$  $G_{m4}$ , then  $\Delta V_4 = -G_{m1}/G_{m4} \cdot V_{id}/2$ . The two transconductances connected to node 1 can then be replaced by a single transconductance resulting in the simplified schematic shown in Figure 2.3.



Figure 2.3: Simplified small-signal schematic of the Miller OTA in differential mode.

The small-signal differential gain of the simplified circuit shown in Figure 2.3 is then given by

$$A_{dm} \triangleq \frac{\Delta V_{out}}{\Delta V_{id}} = A_{dc} \cdot \frac{1 - s/z_1}{(1 - s/p_1)(1 - s/p_2)}$$
(2.1)

$$A_{dm} \triangleq \frac{\Delta V_{out}}{\Delta V_{id}} = A_{dc} \cdot \frac{1 - s/z_1}{(1 - s/p_1)(1 - s/p_2)}$$

$$= A_{dc} \cdot \frac{1 + n_1 s}{1 + d_1 s + d_2 s^2} = A_{dc} \cdot \frac{1 - \frac{s}{z_1}}{1 - \frac{s}{p_1 + p_2} + \frac{s^2}{p_1 p_2}}$$

$$(2.1)$$

with

$$A_{dc} = \frac{G_{m1}}{G_1} \cdot \frac{G_{m2}}{G_2},\tag{2.3}$$

$$n_1 = -\frac{1}{z_1} = -\frac{C_c}{G_{m2}},\tag{2.4}$$

$$d_1 = -\left(\frac{1}{p_1} + \frac{1}{p_2}\right) = \frac{C_1}{G_1} + \frac{C_2}{G_2} + \frac{C_c}{G_1} \left(1 + \frac{G_1}{G_2} + \frac{G_{m2}}{G_2}\right), \tag{2.5}$$

$$d_2 = \frac{1}{p_1 p_2} = \frac{C_c C_2 + C_c C_1 + C_1 C_2}{G_1 G_2}.$$
 (2.6)

Note that  $G_{m1}/G_1$  and  $G_{m2}/G_2$  are the voltage gains of the first and second stage, respectively.  $G_1$  and  $G_2$  are the total conductances at nodes 1 and 2

$$G_1 = G_{ds1b} + G_{ds4b}, (2.7)$$

$$G_2 = G_{ds2} + G_{ds5b}, (2.8)$$

whereas  $C_1$  and  $C_2$  are the total capacitances at nodes 1 and 2. Note that  $C_2$  is usually dominated by  $C_L$ .

If we ignore the compensation capacitor  $(C_c = 0)$ , the zero disappears and the two poles are simply given by

$$p_1' = -\frac{G_1}{C_1},\tag{2.9}$$

$$p_2' = -\frac{G_2}{C_2}. (2.10)$$

We see that the poles are actually associated to the nodes 1 and 2 (output).

The compensation capacitor introduces a right half-plane (RHP) zero

$$z_1 = \frac{G_{m2}}{C_c} (2.11)$$

and the transfer function  $A_{dm}$  has two real poles  $p_1$  and  $p_2$ . Assuming that  $C_1 \ll C_2$  and that  $G_1$  and  $G_2$  are of the same order of magnitude, the poles can be considered as widely separated  $|p_1| \ll |p_2|$  then

$$d_1 \cong -\frac{1}{p_1} = \frac{C_1}{G_1} + \frac{C_2}{G_2} + \frac{C_c}{G_1} \cdot \left(1 + \frac{G_1}{G_2} + \frac{G_{m2}}{G_2}\right). \tag{2.12}$$

We can further assume that  $G_{m2}/G_2 \gg 1$  and the dominant pole  $p_1$  is approximately given by

$$p_1 \cong -\frac{G_1 G_2}{G_{m^2} C_2}. (2.13)$$

The gain-bandwidth product GBW is then approximately given by

$$GBW = |p_1| \cdot A_{dc} \cong \frac{G_{m1}}{C_c}. \tag{2.14}$$

Contrary to the single-stage OTAs (simple OTA, symmetrical OTA, telescopic OTA), the GBW is no more set by the load capacitance but by the compensation capacitance  $C_c$ . Note that  $|p_2|$  must be at least equal to GBW for the above approximation to hold

$$GBW < \frac{G_{m2}}{C_2}. (2.15)$$



Figure 2.4: The mechanism of pole splitting.



Figure 2.5: The frequency compensation process.

The non-dominant pole  $p_2$  is then approximately given by

$$p_2 \cong \frac{1}{p_1 d_2} \cong -\frac{G_{m2}C_c}{C_c C_2 + C_c C_1 + C_1 C_2}.$$
(2.16)

We see that the dominant pole magnitude  $|p_1|$  decreases as  $C_c$  increases, whereas  $|p_2|$  increases as  $C_c$  increases. Thus, increasing  $C_c$  causes the poles to split apart as illustrated in Figure 2.4. If  $C_2$  and  $C_c$  can be considered much larger than  $C_1$ , the non-dominant pole is approximately set by the output capacitance

 $p_2 \cong -\frac{G_{m2}}{C_2}.\tag{2.17}$ 

It can be shown that if the zero is ten times higher than the GBW, then in order to achieve a phase margin better than  $60^{\circ}$ , the second pole must be placed at least 2.2 times higher than the GBW. This translates into the following constraints

$$|z_1| > 10 \, GBW \Rightarrow \frac{G_{m2}}{C_c} > 10 \, \frac{G_{m1}}{C_c} \Rightarrow G_{m2} > 10 \, G_{m1},$$
 (2.18)

(2.19)

which results in

$$C_c > 2.2 \frac{G_{m1}}{G_{m2}} C_2 > 0.22 C_2.$$
 (2.20)

The dominant-pole is often called a Miller pole because it takes advantage of the Miller effect. The dominant-pole can actually be found by using the Miller approximation. Using the result obtained earlier without the compensation capacitor and replacing  $C_1$  by the Miller capacitance

$$C_M \cong \frac{G_{m2}}{G_2} \cdot C_2 \tag{2.21}$$

results in

$$p_1 \cong -\frac{G_1 G_2}{G_{m2} C_c} \tag{2.22}$$

which is identical to the result found above. However, the Miller approximation does account for the RHP zero. The latter introduces very undesirable effects with regards to stability: it increases the phase shift and at the same time increases the magnitude. The effects of the RHP zero can be mitigated by different means [7].

## 2.2 Noise analysis



Figure 2.6: Small-signal schematic for noise analysis.

The small-signal schematic for the noise analysis is shown in Figure 2.6. We can reuse the noise analysis performed for the simple OTA. If we neglect the capacitances at the 1<sup>st</sup>-stage current mirror node and assume a perfect matching, the noise coming from the first stage can be modeled by the noisy current source  $I_{n1}$  due to transistors  $M_{1a}$ - $M_{1b}$  and  $M_{3a}$ - $M_{3b}$ , whereas  $I_{n2}$  models the noise coming from transistors  $M_2$  and  $M_{5b}$ . The input-referred equivalent noise voltage is then given by

$$V_{neq} = \frac{I_{n1}}{G_{m1}} - \frac{G_1}{G_{m1}G_{m2}} \cdot \frac{1 + s(C_1 + C_c)/G_1}{1 - sC_c/G_{m2}} \cdot I_{n2}.$$
 (2.23)

For  $\omega \ll G_1/(C_1 + C_c) < G_{m2}/C_c$ ,  $V_{neq}$  can be approximated by

$$V_{neq} \cong \frac{I_{n1}}{G_{m1}} - \frac{G_1}{G_{m1}G_{m2}} \cdot I_{n2}. \tag{2.24}$$

The input-referred PSD is then given by

$$S_{V_{neq}} \cong \frac{S_{I_{n1}}}{G_{m1}^2} + \left(\frac{G_1}{G_{m1}G_{m2}}\right)^2 \cdot S_{I_{n2}}.$$
 (2.25)

#### 2.2.1 Input-referred thermal noise

For thermal noise we have

$$S_{I_{n1}} = 4kT \cdot 2 \cdot (\gamma_{n1} \cdot G_{m1} + \gamma_{n4} \cdot G_{m4}), \tag{2.26}$$

$$S_{I_{n2}} = 4kT \cdot (\gamma_{n2} \cdot G_{m2} + 2\gamma_{n5} \cdot G_{m5}). \tag{2.27}$$

The input-referred thermal noise resistance  $R_{nin,th}$  is then given by

$$R_{nin,th} = \frac{2\gamma_{n1}}{G_{m1}} \cdot (1 + \eta_{th}) \tag{2.28}$$

where

$$\eta_{th} = \frac{\gamma_{n4}}{\gamma_{n1}} \frac{G_{m4}}{G_{m1}} + \frac{G_1^2}{2G_{m1}G_{m2}} \cdot \left(\frac{\gamma_{n2}}{\gamma_{n1}} + \frac{2\gamma_{n5}}{\gamma_{n1}} \cdot \frac{G_{m5}}{G_{m2}}\right)$$
(2.29)

is the contribution of the current mirror  $M_{4a}$ - $M_{4b}$ ,  $2^{nd}$ -stage  $M_2$  and current mirror  $M_{5a}$ - $M_{5b}$  relative to that of the differential pair  $M_{1a}$ - $M_{1b}$ .

The input-referred thermal noise resistance  $R_{nin,th}$  can also be written as

$$R_{nin,th} = \frac{\gamma_{neq}}{G_{m1}} \tag{2.30}$$

where  $\gamma_{neq}$  is the amplifier equivalent thermal noise excess factor given by

$$\gamma_{neq} = 2\gamma_{n1} \left( 1 + \eta_{th} \right) = 2\gamma_{n1} \left[ 1 + \frac{\gamma_{n4}}{\gamma_{n1}} \frac{G_{m4}}{G_{m1}} + \frac{G_1^2}{2G_{m1}G_{m2}} \cdot \left( \frac{\gamma_{n2}}{\gamma_{n1}} + \frac{2\gamma_{n5}}{\gamma_{n1}} \cdot \frac{G_{m5}}{G_{m2}} \right) \right]. \tag{2.31}$$

We see that the contribution of the current mirror  $M_{4a}$ - $M_{4b}$  can be minimized by choosing  $G_{m1} \gg G_{m4}$  (same as for the simple OTA). The contribution of  $M_2$  and  $M_{5a}$ - $M_{5b}$  are small thanks to the term

$$\frac{G_1^2}{2G_{m1}G_{m2}} = \frac{(G_{ds1} + G_{ds4})^2}{2G_{m1}G_{m2}} \gg 1$$
(2.32)

which is in the order of the DC gain. The contribution of the current mirror  $M_{5a}$ - $M_{5b}$  can be made negligible by choosing  $G_{m2} \gg G_{m5}$ .

#### 2.2.2 Input-referred flicker noise

For flicker noise we have

$$S_{I_{n1}} = \frac{4kT}{f} \cdot 2 \cdot \left( G_{m1}^2 \frac{\rho_n}{W_1 L_1} + G_{m4}^2 \frac{\rho_p}{W_4 L_4} \right), \tag{2.33}$$

$$S_{I_{n2}} = \frac{4kT}{f} \cdot \left( G_{m2}^2 \frac{\rho_p}{W_2 L_2} + 2G_{m5}^2 \frac{\rho_n}{W_5 L_5} \right). \tag{2.34}$$

The input-referred flicker noise resistance is then given by

$$f \cdot R_{nin,fl} = 2 \left[ \frac{\rho_n}{W_1 L_1} + \left( \frac{G_{m4}}{G_{m1}} \right)^2 \frac{\rho_p}{W_4 L_4} \right] + \left( \frac{G_1}{G_{m1}} \right)^2 \left[ \frac{\rho_p}{W_2 L_2} + 2 \left( \frac{G_{m5}}{G_{m2}} \right)^2 \frac{\rho_n}{W_5 L_5} \right]$$
(2.35)

which can be written in terms of the individual contributions relative to that of the differential pair

$$f \cdot R_{nin,fl} = \frac{2\rho_n}{W_1 L_1} \cdot (1 + \eta_{fl}), \tag{2.36}$$

with

$$\eta_{fl} = \left(\frac{G_{m4}}{G_{m1}}\right)^2 \frac{\rho_p}{\rho_n} \frac{W_1 L_1}{W_4 L_4} + \frac{1}{2} \left(\frac{G_1}{G_{m1}}\right)^2 \left[\frac{\rho_p}{\rho_n} \frac{W_1 L_1}{W_2 L_2} + 2\left(\frac{G_{m5}}{G_{m1}}\right)^2 \frac{W_1 L_1}{W_5 L_5}\right]. \tag{2.37}$$

We see that the contribution of the current mirror  $M_{4a}$ - $M_{4b}$  can be minimized by choosing  $G_{m1} \gg G_{m4}$  (same as for the simple OTA). The contribution of  $M_2$  and  $M_{5a}$ - $M_{5b}$  are small thanks to the first stage gain

$$\left(\frac{G_1}{G_{m1}}\right)^2 = \left(\frac{G_{ds1} + G_{ds4}}{G_{m1}}\right)^2 \gg 1. \tag{2.38}$$

The contribution of the current source  $M_{5a}$ - $M_{5b}$  can be made negligible by choosing  $G_{m2} \gg G_{m5}$ .

## 2.3 Input-referred offset voltage



Figure 2.7: Small-signal schematic for mismatch analysis.

The estimation of the offset voltage can be handled similarly to the noise. It is essentially due to the first stage and is therefore similar to what was done for the simple OTA. Using the schematic shown in Figure 2.7, we can derive the input-referred offset voltage variance as

$$\sigma_{V_{os}}^2 = \sigma_{VT1}^2 + \left(\frac{G_{m4}}{G_{m1}}\right)^2 \cdot \sigma_{VT4}^2 + \left(\frac{I_b}{G_{m1}}\right)^2 \cdot \left(\sigma_{\beta 1}^2 + \sigma_{\beta 4}^2\right)$$
 (2.39)

where

$$\sigma_{VT1}^2 = \frac{A_{VTn}^2}{W_1 L_1},\tag{2.40}$$

$$\sigma_{VT4}^2 = \frac{A_{VTp}^2}{W_4 L_4},\tag{2.41}$$

$$\sigma_{\beta 1}^2 = \frac{A_{\beta n}^2}{W_1 L_1},\tag{2.42}$$

$$\sigma_{\beta 4}^2 = \frac{A_{\beta_p}^2}{W_4 L_4}. (2.43)$$

We can rewrite the variance of the input-referred offset separating the contributions of the  $V_T$ - and  $\beta$ -mismatch

$$\sigma_{V_{os}}^2 = \sigma_{V_T}^2 + \sigma_{\beta}^2 \tag{2.44}$$

where

$$\sigma_{V_T}^2 = \sigma_{V_{T1}}^2 \cdot (1 + \xi_{V_T}) \tag{2.45}$$

and

$$\sigma_{\beta}^2 = \left(\frac{I_b}{G_{m1}}\right)^2 \cdot \sigma_{\beta_1}^2 \cdot (1 + \xi_{\beta}). \tag{2.46}$$

 $\xi_{V_T}$  represents the  $V_T$ -mismatch contributions to the input-referred offset of the current mirror relative to that of the differential pair

$$\xi_{V_T} = \left(\frac{G_{m4}}{G_{m1}}\right)^2 \cdot \left(\frac{A_{VTp}}{A_{VTn}}\right)^2 \cdot \frac{W_1 L_1}{W_4 L_4} \tag{2.47}$$

and  $\xi_{\beta}$  represents the  $\beta$ -mismatch contributions to the input-referred offset of the current mirror relative to that of the differential pair

$$\xi_{\beta} = \left(\frac{A_{\beta p}}{A_{\beta n}}\right)^2 \cdot \frac{W_1 L_1}{W_4 L_4}.\tag{2.48}$$

## Design

## 3.1 Specifications

The OTA specifications are given in Table 3.1.



#### Warning

An important limitation of the IHP SC13G2 BiCMOS technology [4] is the high output conductance and hence limited intrinsic gain of nMOS transistors. Because of this, the specification on the DC gain, that was initially set to 80 dB, has been downgraded to 70 dB.

### Note

The specifications given in Table 3.1 are simplified specifications. They are mainly targeting the achievement of a certain gain-bandwidth product GBW and DC gain at lowest current consumption. The GBW sets the differential pair transconductance while the DC gain sets the output conductance. There is an additional specification on the random input-referred offset voltage which, if not met, might eventually require to increase the transistors area. There are no specifications on thermal noise since the transconductance is set by the GBW. There are no specifications on the flicker noise but if the corner frequency was set lower this would required to increase the transistors area. There are also no specifications on the slew-rate, which might be small because of the low-power objective. Finally, there are many more specifications such as CMRR, PSRR, input common-mode voltage range, output-voltage swing, etc... that are not discussed in this example.

Table 3.1: OTA specifications.

| Specification                                | Symbol   | Value | Unit |
|----------------------------------------------|----------|-------|------|
| Minimum DC gain                              | $A_{dc}$ | 70    | dB   |
| Minimum gain-bandwidth product               | GBW      | 1     | MHz  |
| Load capacitance                             | $C_L$    | 1     | pF   |
| Maximum input-referred random offset voltage | $V_{os}$ | 10    | mV   |
| Phase margin                                 | PM       | 60    | 0    |

#### 3.2 Process

We will design the cascode gain stage for the open source IHP 13G2 BiCMOS process [4]. The physical parameters are given in Table 3.2, the global process parameters in Table 3.3 and finally the MOSFET parameters in Table 3.4.

## ⚠ Warning

The matching parameters for IHP  $130\mathrm{nm}$  are unknown. We will use those from a generic  $180\mathrm{nm}$  technology.

Table 3.2: Physical parameters

| Parameter      | Value  | Unit |
|----------------|--------|------|
| $\overline{T}$ | 300    | K    |
| $U_T$          | 25.865 | mV   |

Table 3.3: Process parameters.

| Parameter | Value  | Unit                 | Comment                                     |
|-----------|--------|----------------------|---------------------------------------------|
| $t_{ox}$  | 2.24   | nm                   | SiO <sub>2</sub> oxyde thickness            |
| $C_{ox}$  | 15.413 | $\frac{fF}{\mu m^2}$ | Oxyde capacitance per unit area             |
| $V_{DD}$  | 1.2    | $\overline{V}$       | Nominal supply voltage                      |
| $L_{min}$ | 130    | nm                   | Minimum drawn gate length                   |
| $W_{min}$ | 150    | nm                   | Minimum drawn gate width                    |
| $z_1$     | 340    | nm                   | Minimum outer diffusion width               |
| $z_2$     | 389    | nm                   | Minimum diffusion width between two fingers |

Table 3.4: Transistors parameters.

| Parameter                                                       | r nMOS               | pMOS  | Unit                                                           |
|-----------------------------------------------------------------|----------------------|-------|----------------------------------------------------------------|
| Length and width correction parameters for current              | t                    |       |                                                                |
| DI                                                              | L 59                 | 51    | nm                                                             |
| DW                                                              | -20                  | 30    | nm                                                             |
| gth and width correction for intrinsic and overlap capacitances |                      |       |                                                                |
| DLCV                                                            |                      | 146   | nm                                                             |
| DWCV                                                            |                      | 15    | nm                                                             |
| ngth and width correction parameter for fringing capacitances   |                      |       |                                                                |
| DLGCV                                                           |                      | 96    | nm                                                             |
| DWGCV                                                           |                      | -15   | nm                                                             |
| Long-channel sEKV parameters parameters                         |                      | 1.00  |                                                                |
| 7                                                               |                      | 1.23  | -                                                              |
| $I_{spec}$                                                      |                      | 245   | nA                                                             |
| $V_{T0}$                                                        | -                    | 365   | mV                                                             |
| Short-channel sEKV parameters parameters                        |                      | 24.9  | nm                                                             |
| $L_{sa}$                                                        | $\lambda \qquad 0.8$ | 6.078 | $rac{V}{\mu m}$                                               |
| Junction capacitances parameters                                |                      | 0.016 | $\overline{\mu m}$                                             |
| $S$ unction capacitances parameters $C_i$                       |                      | 0.863 | fF                                                             |
|                                                                 |                      |       | $\frac{\overline{\mu m^2}}{fF}$                                |
| $C_{JSWST}$                                                     |                      | 0.032 | $\frac{J^{\perp}}{\mu m}$                                      |
| $C_{JSWGAT}$                                                    |                      | 0.027 | $\frac{fF}{\mu m^2}$ $\frac{fF}{\mu m}$ $\frac{fF}{\mu m}$     |
| Overlap capacitances parameters                                 |                      |       |                                                                |
| $C_{GS}$                                                        | $_{o}$ 0.453         | 0.443 | $\frac{\frac{fF}{\mu m}}{\frac{fF}{\mu m}}$ $\frac{fF}{\mu m}$ |
| $C_{GD}$                                                        | o = 0.453            | 0.443 | $\frac{fF}{\mu m}$                                             |
| $C_{GB}$ .                                                      | 0                    | 0.022 | $\frac{\widetilde{f}\widetilde{F}}{um}$                        |

Table 3.4: Transistors parameters.

| Parameter                        | nMOS      | pMOS    | Unit                                |
|----------------------------------|-----------|---------|-------------------------------------|
| Fringing capacitances parameters |           |         |                                     |
| $C_{GSf}$                        | 0.2       | 0.1     | $\frac{fF}{\mu m}$                  |
| $C_{GDf}$                        | 0.2       | 0.1     | $rac{fF}{\mu m} \ rac{fF}{\mu m}$ |
| Flicker noise parameters         |           |         | <b>,</b>                            |
| $K_F$                            | 2.208e-24 | 1.2e-23 | VAs                                 |
| AF                               | 1         | 1       | -                                   |
| ho                               | 0.008642  | 0.04697 | $\frac{Vm^2}{As}$                   |
| Matching parameters              |           |         |                                     |
| $A_{VT}$                         | 5         | 5       | $mV \cdot \mu m$                    |
| $A_eta$                          | 1         | 1       | $\% \cdot \mu m$                    |

## 3.3 Design procedure

If the DC gain of the second stage  $G_{m2}/G_2$  can be assumed to be much larger than 1, the dominant pole can be approximated by

$$\omega_{p1} = |p_1| \cong \frac{G_1 G_2}{G_{m2} C_c}. \tag{3.1}$$

Since  $C_1$  is a parasitic capacitance, it is reasonable to consider that it is much smaller than the compensation capacitance  $C_c$  and the load capacitance  $C_L$ . Both assumptions  $C_1 \ll C_c$  and  $C_1 \ll C_L$ lead to the following approximation of the non-dominant pole

$$\omega_{p2} = |p_2| \cong \frac{G_{m2}}{C_L}.\tag{3.2}$$

In the design procedure we need to make sure that the non-dominant pole  $\omega_{p2}$  and the RHP zero  $\omega_z = G_{m2}/C_c$  are sufficiently larger than the GBW in order to secure enough phase margin. The ratio of the non-dominant pole and the zero to the unity gain frequency are given by

$$\frac{\omega_{p2}}{\omega_u} = \frac{G_{m2}}{G_{m1}} \cdot \frac{C_c}{C_L},\tag{3.3}$$

$$\frac{\omega_z}{\omega_u} = \frac{G_{m2}}{G_{m1}} \tag{3.4}$$

and hence

$$\frac{\omega_{p2}}{\omega_u} = \frac{\omega_z}{\omega_u} \cdot \frac{C_c}{C_L},\tag{3.5}$$

$$\frac{\omega_{p2}}{\omega_u} = \frac{\omega_z}{\omega_u} \cdot \frac{C_c}{C_L},$$

$$\frac{\omega_z}{\omega_{p2}} = \frac{C_L}{C_c}.$$
(3.5)

The unity gain frequency  $\omega_u$ , non-dominant pole  $\omega_{p2}$  and zero  $\omega_z$  need to satisfy

$$\omega_u < \omega_{p2} < \omega_z, \tag{3.7}$$

or

$$1 < \frac{\omega_{p2}}{\omega_u} < \frac{\omega_z}{\omega_u}.\tag{3.8}$$

This translates to the following inequality

$$1 < \frac{C_L}{C_c} < \frac{G_{m2}}{G_{m1}}. (3.9)$$

This means that the compensation capacitance  $C_c$  should stay smaller than the load capacitance  $C_L$  and that the ratio of the transconductance of  $M_2$  to that of  $M_1$  should be larger than  $C_L/C_c$ .

Usually the compensation capacitance  $C_c$  is a fraction of the load capacitance  $C_L$  which can be determined from the specified phase margin PM which is given by

$$PM = \arctan\left(\frac{\omega_u}{\omega_z}\right) + \arctan\left(\frac{\omega_u}{\omega_{p2}}\right) - \frac{\pi}{2}.$$
 (3.10)

For example if  $\omega_{p2}/\omega_u = 4$  and  $\omega_z/\omega_{p2} = 2$ , then  $\omega_z/\omega_u = 8$  and PM = 68.839°, which is usually more than sufficient. However we need to account for parasitic capacitances which add to the load capacitance and reduce the non-dominant pole. Therefore a good trade-off to start the design and achieve a sufficient PM (typically larger than 45 degree) is to choose  $\omega_{p2} = 4 \omega_u$ , and  $\omega_z = 2 \omega_{p2} = 8 \omega_u$ . This results in choosing

$$C_c = \frac{C_L}{\omega_z/\omega_{p2}} = C_L/2 = 0.5 \text{ pF}.$$

It is important to note that choosing  $\omega_z/\omega_u = G_{m2}/G_{m1} = 8$  for securing enough phase margin has a direct impact on the power consumption. Indeed, if we assume that both  $M_{1a}$ - $M_{1b}$  and  $M_2$  are biased in weak inversion for maximizing the current efficiency, then  $G_{m1} = I_{b1}/(n_n U_T)$  and  $G_{m2} = I_{b2}/(n_p U_T)$ . Assuming that  $n_n = n_p$ ,  $G_{m2}/G_{m1} = I_{b2}/I_{b1} = \omega_z/\omega_u = 8$ . This means that the bias current of  $M_2$  is 8 times larger than that of  $M_{1a}$ - $M_{1b}$ ! The total current consumption, without accounting for the current flowing in  $M_{3a}$  and  $M_{5a}$ , is then  $I_{tot} = 2I_{b1} + I_{b2} = 10$   $I_{b1}$ . We can express the minimum total current consumption in terms of the gain-bandwidth product GBW as  $I_{tot} \cong 10$   $nU_T \cdot C_c \cdot GBW = 5$   $nU_T \cdot C_L \cdot GBW$ . This can be compared to the total current consumption of the symmetrical cascode OTA  $I_{tot} = 4 \, nU_T \cdot C_L \cdot GBW$ . We deduce that for the same gain-bandwidth product GBW and load capacitance  $C_L$ , the Miller OTA consumes about 25% more current than the symmetrical cascode OTA.

#### 3.3.1 Sizing the differential pair $M_{1a}$ - $M_{1b}$

We can now size the differential pair  $M_{1a}$ - $M_{1b}$  knowing that its transconductance is set by the gain-bandwidth product GBW and the compensation capacitance  $C_c$  according to  $G_{m1} = \omega_u \cdot C_c = 3.142$   $\mu A/V$ . The minimum current to achieve this transconductance assuming that  $M_{1a}$ - $M_{1b}$  are biased in deep weak inversion is given by  $I_{b1,min} = 99~nA$ . We know that the differential pair  $M_{1a}$ - $M_{1b}$  should be biased in weak inversion in order to minimize the input-referred offset. If we set the inversion coefficient of  $M_{1a}$ - $M_{1b}$  to  $IC_1 = 0.1$ , the required bias current  $I_{b1}$  for  $M_{1a}$ - $M_{1b}$  to achieve  $G_{m1} = 3.142$   $\mu A/V$  with  $IC_1 = 0.1$  is then given by  $I_{b1} = 108~nA$ .

Let's take some margin and set  $I_{b1}=130~nA$ . The transconductance can be recalculated from the  $G_m/I_D$  function as  $G_{m1}=3.774~\mu A/V$ . The corresponding GBW is then given by GBW=1.2~MHz, which is slightly higher than the target specification offering some margin. The specific current is then given by  $I_{spec1}=1.3~\mu A$  and the aspect ratio by  $W_1/L_1=1.8$ . The length  $L_1$  will be calculated below from the specifications on the DC gain.

The biasing of  $M_2$  should however be compatible with that of  $M_{4a}$ - $M_{4b}$ . The latter should be biased in strong inversion for better matching but also to achieve a transconductance  $G_{m4}$  smaller than  $G_{m1}$  in order to reduce its noise contribution. So we will first size  $M_{4a}$ - $M_{4b}$ .

## 3.3.2 Sizing the pMOS current mirror M<sub>4a</sub>-M<sub>4b</sub>

The maximum gate voltage of  $M_{4a}$  is set by the maximum common mode input voltage still keeping  $M_{1a}$  in saturation according to

$$V_{SG4} = V_{DD} - V_{icmax} + V_{GS1} - V_{DSsat1}. (3.11)$$

The gate-to-source voltage  $V_{GS1}$  is given by

$$V_{GS1} = V_{T0n} + (n_{0n} - 1) V_{S1} + n_{0n} U_T (v_p - v_s).$$
(3.12)

Unfortunately, at this point we don't know the value of the source voltage  $V_{S1}$  of  $M_{1a}$ - $M_{1b}$  (voltage at common-source node 1). In weak inversion  $v_p - v_s \cong 0$  so that

$$V_{GS1} \cong V_{T0n} + (n_{0n} - 1) V_{S1} \tag{3.13}$$

For a common-mode input voltage  $V_{ic}$  set at  $V_{DD}/2 = 0.6$ , we estimate  $V_{S1}$  to be about  $V_{S1} = 400$  mV. This gives  $V_{GS1} \cong 334$  mV. The saturation voltage  $V_{DSsat1}$  of  $M_{1a}$ - $M_{1b}$  is given by  $V_{DSsat1} = 105$  mV.

For a maximum input common-mode voltage given by  $V_{ic,max} = 0.8 \ V$ , the maximum source-to-gate voltage of  $M_{4a}$ - $M_{4b}$   $V_{SG4}$  is equal to  $V_{SG4} = 629 \ mV$ , which corresponds to an inversion coefficient  $IC_4 = 15.938$  and a saturation voltage  $V_{DSsat4} = 284 \ mV$ . The specific current is equal to  $I_{spec4} = 8.16 \ nA$ , the aspect ratio to  $W_4/L_4 = 0.033$  and the transconductance to  $G_{m4} = 0.903 \ \mu A/V$ .

We will use the specification on the DC gain to set the length of the various transistors. The DC gain is given by  $A_{dc} = A_{dc1} \cdot A_{dc2} = 3e+03$ , where  $A_{dc1}$  and  $A_{dc2}$  are the DC gains of the first and second stage, respectively. We can distribute the DC gain equally among the first and second stage so that  $A_{dc1} = A_{dc2} = 56.2$ .

The conductance  $G_1$  at node 1 is then given by  $G_1 = 67.113 \ nA/V$ .  $G_1$  depends on the output conductances of  $M_{1b}$  and  $M_{4b}$  according to  $G_1 = G_{ds1b} + G_{ds4b}$ . We can split it half-half between  $M_{1b}$  and  $M_{4b}$ , which leads to the length of  $M_{1b} \ L_1 = 4.84 \ \mu m$ , from which we get the width  $W_1 = 8.88 \ \mu m$ .

Similarly for  $M_4$  we get the length from the output conductance  $G_{ds4}$  as  $L_4 = 0.64 \ \mu m$ , from which we get the width  $W_4 = 20.00 \ nm$ , which is smaller than the minimum width  $W_{min} = 150 \ nm$ .

We then set  $W_4$  to the minimum width  $W_4 = W_{min} = 150 \ nm$  and get the length  $L_4 = 4.50 \ \mu m$ .

We can estimate the relative contribution of  $M_{4a}$ - $M_{4b}$  to the input-referred flicker noise PSD from

$$\eta_{fl}|_{M_{4a}-M_{4b}} = \left(\frac{G_{m4}}{G_{m1}}\right)^2 \frac{\rho_p}{\rho_n} \frac{W_1 L_1}{W_4 L_4}.$$
(3.14)

which is equal to 19.819. This is quite large!

We can try to reduce  $\eta_{fl}|_{M_{4a}-M_{4b}}$  by increasing the area  $W_4 L_4$ , but we need to watch out not ending with a too large capacitance at node 4 and a too long transistor  $M_{4a}-M_{4b}$ . Let's ty to reduce  $\eta_{fl}|_{M_{4a}-M_{4b}}$  to 1, so that the contribution of  $M_{4a}-M_{4b}$  to the input-referred flicker noise PSD is about 1 times that of  $M_{1a}-M_{1b}$ . This leads to  $W_4=670~nm$  and  $L_4=20.03~\mu m$ , which is way too long.

Since there are no specifications on the flicker noise or corner frequency, we will keep the initial values  $W_4 = 150 \ nm$  and  $L_4 = 4.50 \ \mu m$ , understanding that the flicker noise will be totally dominated by the current mirror  $M_{4a}$ - $M_{4b}$ .

#### 3.3.3 Sizing the second-stage M<sub>2</sub>

We now set  $G_{m2}$  to 8 times the recalculated value of  $G_{m1}$  resulting in  $G_{m2} = 30.192 \ \mu A/V$ . To size  $M_2$ , we first calculate the second stage voltage gain  $A_{dc2} = 56.2$ .

The sizing of  $M_2$  is tricky. Indeed, ideally, for low-power we would choose to bias  $M_2$  in weak inversion for a maximum current efficiency. This will set the bulk-to-gate voltage of  $M_2$  to about  $V_{T0p}$ . On the other hand the quiescent voltage at node 1 (gate of  $M_2$ ) is equal to that of node 4 which is equal to  $V_{SG4}$ . Having chosen to bias  $M_{4a}$ - $M_{4b}$  in strong inversion results in  $V_{SG4}$  to be larger than  $V_{T0p}$  by the overdrive voltage of  $M_{4a}$ - $M_{4b}$ ,  $V_{SG4} - V_{T0p}$ . Therefore the bulk-to-gate voltage of  $M_2$  is actually

larger than  $V_{T0p}$  and since  $M_2$  is biased in weak inversion, the current that  $M_2$  would need to carry is much larger than the current imposed by the current source  $M_{5b}$ . The only degree of freedom left is the source-to-drain voltage of  $M_2$  which becomes very small to reduce the current to the level of the bias current imposed by  $M_{5b}$ .  $M_2$  is therefore biased in the linear region with a source-to-drain voltage close to zero. That means that the output voltage will saturate to  $V_{DD}$ . In order to bring the output voltage back into the high gain region (for example equal to the input common-mode voltage), a differential input voltage needs to be applied which actually corresponds to a systematic offset which can be quite large. If the OTA is used in a closed-loop configuration, which is usually the case, this offset voltage should not be a problem.

A more important consequence of biasing  $M_2$  in weak inversion is that this results in a very large transistor increasing the parasitic capacitance at node 1 and therefore reducing the non-dominant pole and hence the phase margin. Increasing the inversion coefficient  $IC_2$  keeping the same transconductance  $G_{m2}$  and DC gain  $A_{dc2} = G_{m2}/G_2$  (or keeping the same conductance  $G_2$ ), reduces the gate area of  $M_2$  at the cost of less current efficiency.

To find what is the optimum inversion coefficient for  $M_2$  that minimizes the parasitic capacitance at node 1 and secures enough phase margin, we can plot its area  $W_2 L_2$  versus  $IC_2$  for a given value of  $G_{m2}$  and of the second stage gain  $A_{dc2}$  which is presented in Figure 3.1.



Figure 3.1: Gate area  $W_2L_2$  versus inversion coefficient  $IC_2$  for given  $G_{m2}$  and dc gain  $A_{dc2}$ .

From Figure 3.1, we observe that there is an optimum value of  $IC_2$  for which the area of  $M_2$  and hence its related parasitic capacitance are minimum. This optimum IC is in the moderate inversion. Let's now set  $IC_2$  to this optimum value  $IC_2 = IC_{2,min} = 2.1$ . The current can be derived from  $G_{m2}$  and the  $G_m/I_D$  ratio as  $I_{b2} = 1.949 \ \mu A$ , which is about twice the minimum value we would get if  $M_2$  is biased in weak inversion  $I_{b2}/I_{b2,min} = 2.0$ .

We round  $I_{b2}$  to 2.0  $\mu A$ . We can now recompute  $G_{m2}$  as  $G_{m2} = 30.976 \ \mu A/V$  and derive the specific current  $I_{spec2} = 957.26 \ nA$  and aspect ratio  $W_2/L_2 = 3.914$ . The conductance  $G_2$  at the output node is then given by  $G_2 = 550.8 \ nA/V$ , which we split equally among  $M_2$  and  $M_{5b}$  leading to  $L_2 = 1.19 \ \mu m$ , from which we get the width  $W_2 = 4.66 \ \mu m$ .  $M_2$  is now fully sized.

### 3.3.4 Sizing the nMOS current mirrors M<sub>5a</sub>-M<sub>5b</sub>

Similarly for  $M_{5b}$  we get  $L_5 = 9.08 \ \mu m$  from the gain of the  $2^{nd}$  stage  $A_{dc2} = 56$ . To finalize the sizing of  $M_{5b}$  we can set its saturation voltage to  $V_{DSsat5} = 300 \ mV$ , which corresponds to an inversion

coefficient equal to  $IC_5 = 29.6$ . Having  $I_D$  and IC we get  $W_5/L_5 = 9.5$ e-02 and finally its width  $W_5 = 870 \ nm$ .

#### 3.3.5 Sizing the nMOS current mirrors M<sub>3a</sub>-M<sub>3b</sub>

Because of the substrate effect, the  $V_{GS1}$  voltage of  $M_{1a}$ - $M_{1b}$  is rather large  $V_{GS1}=334~mV$ . Therefore the minimum common-mode input voltage is quite limited. On the other hand we want the current mirror  $M_{3a}$ - $M_{3b}$  to be biased as far in strong inversion as possible. If we choose  $V_{ic,min}=0.55~V$ , which leads to the saturation voltage of  $M_{3b}$  equal to  $V_{DSsat3}=V_{ic,min}-V_{GS1}=216~mV$ . We can derive the corresponding inversion coefficient as  $IC_3=13.4$ . From  $I_{b1}$  and  $IC_3$  we can get the specific current  $I_{spec3}=19.35~nA$  and the aspect ratio  $W_3/L_3=0.027$ . Since  $W_3/L_3$  is very small, we need to set  $W_3$  to the minimum width  $W_3=W_{min}=150~nm$  and get the length  $L_3=5.49~\mu m$ .

The sizing process is now finalized. We will summarize the transistor sizes and bias currents in the next section.

## 3.4 Summary

#### 3.4.1 Specifications

The specifications are recalled in Table 3.5.

Table 3.5: OTA specifications.

| Specification                                | Symbol   | Value | Unit |
|----------------------------------------------|----------|-------|------|
| Minimum DC gain                              | $A_{dc}$ | 70    | dB   |
| Minimum gain-bandwidth product               | GBW      | 1     | MHz  |
| Load capacitance                             | $C_L$    | 1     | pF   |
| Maximum input-referred random offset voltage | $V_{os}$ | 10    | mV   |
| Phase margin                                 | PM       | 60    | 0    |

#### 3.4.2 Bias

The bias information are summarized in Table 3.6.

Table 3.6: OTA bias.

| Bias voltage or current             | Symbol   | Value | Unit           |
|-------------------------------------|----------|-------|----------------|
| Supply voltage                      | $V_{DD}$ | 1.2   | $\overline{V}$ |
| 1 <sup>st</sup> -stage bias current | $I_{b1}$ | 130.0 | nA             |
| 2 <sup>nd</sup> -stage bias current | $I_{b2}$ | 2.0   | $\mu A$        |
| Compensation capacitance            | $C_c$    | 0.5   | pF             |

#### 3.4.3 Transistor information

The transistor sizes and large-signal variables are summarized in Table 3.7, whereas Table 3.8 gives the small-signal and thermal noise parameters. An Excel table is generated with more information (e.g. all the parasitic capacitances).

Table 3.7: Transistor size and bias information.

| Transistor | $W$ [ $\mu m$ ] | $L [\mu m]$ | $I_D [nA]$ | $I_{spec} [nA]$ | IC   | $V_G - V_{T0} [mV]$ | $V_{DSsat} [mV]$ |
|------------|-----------------|-------------|------------|-----------------|------|---------------------|------------------|
| M1a        | 8.88            | 4.84        | 130        | 1300            | 0.1  | -47                 | 105              |
| M1b        | 8.88            | 4.84        | 130        | 1300            | 0.1  | -47                 | 105              |
| M2         | 4.66            | 1.19        | 2000       | 958             | 2.1  | 44                  | 128              |
| M3a        | 0.15            | 5.49        | 260        | 19              | 13.4 | 160                 | 216              |
| M3b        | 0.15            | 5.49        | 260        | 19              | 13.4 | 160                 | 216              |
| M4a        | 0.15            | 4.50        | 130        | 8               | 15.9 | 175                 | 231              |
| M4b        | 0.15            | 4.50        | 130        | 8               | 15.9 | 175                 | 231              |
| M5a        | 0.87            | 9.08        | 2000       | 68              | 29.5 | 244                 | 299              |
| M5b        | 0.87            | 9.08        | 2000       | 68              | 29.5 | 244                 | 299              |

Table 3.8: Transistor small-signal and thermal noise parameters.  $\,$ 

| Transistor | $G_{spec} \left[ \mu A/V \right]$ | $G_{ms} \left[ \mu A/V \right]$ | $G_m \left[ \mu A/V \right]$ | $G_{ds} [nA/V]$ | $\gamma_n$ |
|------------|-----------------------------------|---------------------------------|------------------------------|-----------------|------------|
| M1a        | 50.243                            | 4.604                           | 3.774                        | 33.574          | 0.627      |
| M1b        | 50.243                            | 4.604                           | 3.774                        | 33.574          | 0.627      |
| M2         | 37.033                            | 38.109                          | 30.983                       | 276.517         | 0.719      |
| M3a        | 0.748                             | 2.394                           | 1.962                        | 59.199          | 0.765      |
| M3b        | 0.748                             | 2.394                           | 1.962                        | 59.199          | 0.765      |
| M4a        | 0.315                             | 1.111                           | 0.903                        | 4.753           | 0.775      |
| M4b        | 0.315                             | 1.111                           | 0.903                        | 4.753           | 0.775      |
| M5a        | 2.624                             | 12.992                          | 10.649                       | 275.330         | 0.779      |
| M5b        | 2.624                             | 12.992                          | 10.649                       | 275.330         | 0.779      |

## **4 OTA Characteristics**

In this section, we check whether the specs are achieved.

## 4.1 Open-loop gain

We start with cheking the open-loop transfer function. The DC gains of the 1<sup>st</sup>- and 2<sup>nd</sup>-stage and the overall gain are estimated and given in Table 4.1. We see that the 1<sup>st</sup>-stage DC gain is slightly larger than required whereas the 2<sup>nd</sup>-stage DC gain is right on target. This leads to a DC gain that is slightly larger than the specifications. This is OK accounting for the fact that the DC gain is strongly depending on the output conductances for which we use a very crude model.

Table 4.1: OTA DC gains.

| Symbol                                | Value  | Value in dB | Unit |
|---------------------------------------|--------|-------------|------|
| $1^{\text{st}}$ -stage gain $A_{dc1}$ | 98.5   | 39.9        | -    |
| $2^{\text{nd}}$ -stage gain $A_{dc2}$ | 56.1   | 35.0        | -    |
| Overall gain $A_{dc}$                 | 5528.2 | 74.9        | -    |

Plotting the open-loop transfer function also requires an estimation of the dominant pole  $f_{p1}$ , the non-dominant ploe  $f_{p2}$  and the zero  $f_z$ . They depend on the estimation of the capacitance  $C_1$  and  $C_2$  at each node 1 and 2. They are given in Table 4.2 and Table 4.3. The resulting poles and zero are then given in Table 4.4.

Table 4.2: Estimation of the parasitic capacitance at node 1  $C_1$ .

| Symbol    | Theoretical Value | Unit |
|-----------|-------------------|------|
| $C_{GS2}$ | 38.5              | fF   |
| $C_{GB2}$ | 9.3               | fF   |
| $C_{BD4}$ | 0.1               | fF   |
| $C_{BD1}$ | 3.5               | fF   |
| $C_{GD1}$ | 5.8               | fF   |
| $C_1$     | 57.2              | fF   |

Table 4.3: Estimation of the parasitic capacitance at node 2  $C_2$ .

| Symbol    | Theoretical Value | Unit |
|-----------|-------------------|------|
| $C_{BD2}$ | 1.666             | fF   |
| $C_{BD5}$ | 0.354             | fF   |
| $C_L$     | 1.000             | pF   |
| $C_2$     | 1.002             | pF   |

Table 4.4: Estimation of the poles and zero.

| Symbol             | Value   | Unit | Comment                             |
|--------------------|---------|------|-------------------------------------|
| $\overline{GBW}$   | 1.000   | MHz  | Specification                       |
| $GBW = G_{m1}/C_c$ | 1.201   | MHz  | Estimation without effect of zero   |
| GBW                | 1.166   | MHz  | Estimation including effect of zero |
| $f_{p1}$           | 217.300 | Hz   | Dominant pole at node 1             |
| $f_{p2}$           | 4.200   | MHz  | Non-dominant pole at node 2         |
| $f_{p2}/GBW$       | 3.497   | -    | Non-dominant pole ratio             |
| $f_z$              | 9.862   | MHz  | Zero                                |
| $f_z/GBW$          | 8.210   | -    | Zero ratio                          |

From Table 4.4, we see that the non-dominant pole  $f_{p2}$  is 3.5 times higher than the GBW which should ensure the desired phase margin PM. We can now plot the magnitude and phase of the open-loop gain which is shown in Figure 4.1.



Figure 4.1: OTA theoretical transfer function.

From Figure 4.1, we see that the specifications on the DC gain, gain-bandwidth product and phase margin are all met.

## 4.2 Input-referred noise

We can also estimate the input-referred noise PSD. We start by evaluating the input-referred themal noise PSD  $S_{ninth}$  and resistance  $R_{nth}$ . To this purpose we calculate all the parameters that are needed for computing  $S_{ninth}$  which are given in Table 4.5.

Table 4.5: OTA thermal noise parameters.

| Symbol                     | Theoretical Value | Unit                    |
|----------------------------|-------------------|-------------------------|
| $G_{m1}$                   | 3.774             | $\frac{\mu A}{V}$       |
| $G_{m2}$                   | 30.983            | $\frac{\mu A}{V}$       |
| $G_{m4}$                   | 903.198           | $\frac{nA}{V}$          |
| $G_{m5}$                   | 3.774             | $\frac{\mu A}{V}$       |
| $G_{m1}/G_{m4}$            | 4.178             | -                       |
| $G_{m2}/G_{m5}$            | 2.909             | -                       |
| $2G_{m1}G_{m2}/G_1^2$      | 159192.956        | -                       |
| $\gamma_{n1}$              | 0.627             | -                       |
| $\gamma_{n2}$              | 0.719             | -                       |
| $\gamma_{n4}$              | 0.775             | -                       |
| $\gamma_{n5}$              | 0.779             | -                       |
| $\eta_{th}$                | 0.296             | -                       |
| $2\gamma_{n1}$             | 1.254             | -                       |
| $\gamma_{n,ota}$           | 1.625             | -                       |
| $R_{nth}$                  | 430.575           | $k\Omega$               |
| $\sqrt{S_{ninth}}$         | 84.482            | $\frac{nV}{\sqrt{Hz}}$  |
| $10 \cdot \log(S_{ninth})$ | -141.465          | $\frac{dBv}{\sqrt{Hz}}$ |

From Table 4.5, we see that  $M_{4a}$ - $M_{4b}$ ,  $M_2$  and  $M_{5a}$ - $M_{5b}$  only contribute 30 % of the total input-referred thermal noise. This leads to an OTA thermal noise excess factor that is only 30 % larger than the minimum 1.3 contributed by the differential pair  $M_{1a}$ - $M_{1b}$  only.

We can also calculate all the parameters required to compute the flicker noise. They are given in Table 4.6.

Table 4.6: OTA flicker noise parameters.

| Symbol                                                               | Theoretical Value | Unit |
|----------------------------------------------------------------------|-------------------|------|
| $\overline{(G_{m1}/G_{m4})^2}$                                       | 17.459            | _    |
| $(G_{m1}/G_1)^2$                                                     | 9695.452          | -    |
| $(G_{m2}/G_{m5})^2$                                                  | 8.464             | -    |
| $\frac{W_1 \cdot L_1}{W_4 \cdot L_4}$                                | 63.673            | -    |
| $\frac{\dot{W}_{1}^{*}\cdot \overline{L}_{1}^{*}}{W_{2}\cdot L_{2}}$ | 7.750             | -    |
| $rac{\dot{W}_{1}^{2}\cdot \overline{L}_{1}^{2}}{W_{5}\cdot L_{5}}$  | 5.441             | -    |
| $\eta_{fl}$                                                          | 19.823            | -    |
| $f_k$                                                                | 19.449            | kHz  |

From Table 4.6, we see that  $\eta - fl = 0.3$ , which means that the input-referred flicker noise PSD is dominated by  $M_{4a}$ - $M_{4b}$ ,  $M_2$  and  $M_{5a}$ - $M_{5b}$ . From From Table 4.6, we can actually identify that the dominant contribution to the input-referred flicker noise PSD is due to  $M_{4a}$ - $M_{4b}$ . As discussed when sizing  $M_{4a}$ - $M_{4b}$ , we could increase the area of  $M_{4a}$ - $M_{4b}$  but at the cost of more paraisite capacitance at the node 4 and hence les phase margin, which is undesirable. The corner frequency is actually quite low at  $f_k = 19.4$  kHz. The input-referred noise PSD is plotted in Figure 4.2.



Figure 4.2: OTA theoretical input-referred noise PSD.

## 4.3 Input-referred random offset voltage

We have seen that the input-referred offset voltage is given by

$$\sigma_{V_{os}}^2 = \sigma_{V_T}^2 + \sigma_{\beta}^2 \tag{4.1}$$

where

$$\sigma_{V_T}^2 = \sigma_{V_{T_1}}^2 \cdot (1 + \xi_{V_T}) \tag{4.2}$$

and

$$\sigma_{\beta}^{2} = \left(\frac{I_{b}}{G_{m1}}\right)^{2} \cdot \sigma_{\beta_{1}}^{2} \cdot (1 + \xi_{\beta}). \tag{4.3}$$

 $\xi_{V_T}$  represents the  $V_T$ -mismatch contributions to the input-referred offset of the current mirror relative to that of the differential pair

$$\xi_{V_T} = \left(\frac{G_{m4}}{G_{m1}}\right)^2 \cdot \left(\frac{A_{VTp}}{A_{VTn}}\right)^2 \cdot \frac{W_1 L_1}{W_4 L_4} \tag{4.4}$$

and  $\xi_{\beta}$  represents the  $\beta$ -mismatch contributions to the input-referred offset of the current mirror relative to that of the differential pair

$$\xi_{\beta} = \left(\frac{A_{\beta p}}{A_{\beta n}}\right)^2 \cdot \frac{W_1 L_1}{W_4 L_4}.\tag{4.5}$$

The various parameters used to calculate the input-referred offset voltage are given in

Table 4.7: OTA input-referred offset parameters.

| Symbol           | Theoretical Value | Unit | Comment                                                                                 |
|------------------|-------------------|------|-----------------------------------------------------------------------------------------|
| $\sigma_{VT1}$   | 0.763             | mV   | $V_T$ -mismatch of $\mathrm{M_{1a}}$ - $\mathrm{M_{1b}}$                                |
| $\sigma_{VT4}$   | 6.086             | mV   | $V_T$ -mismatch of $M_{4a}$ - $M_{4b}$                                                  |
| $\xi_{V_T}$      | 3.647             | -    | Input-referred $V_T$ -mismatch of $M_{4a}$ - $M_{4b}$ relative to $M_{1a}$ - $M_{1b}$   |
| $\sigma_{eta 1}$ | 0.153             | %    | $\beta$ -mismatch of $M_{1a}$ - $M_{1b}$                                                |
| $\sigma_{eta 4}$ | 1.217             | %    | $\beta$ -mismatch of $M_{4a}$ - $M_{4b}$                                                |
| $\xi_{eta}$      | 63.673            | -    | Input-referred $\beta$ -mismatch of $M_{4a}$ - $M_{4b}$ relative to $M_{1a}$ - $M_{1b}$ |

Table 4.7: OTA input-referred offset parameters.

| Symbol         | Theoretical Value | Unit | Comment                                |
|----------------|-------------------|------|----------------------------------------|
| $\sigma_{V_T}$ | 1.644             | mV   | Total input-referred $V_T$ -mismatch   |
| $\sigma_{eta}$ | 0.423             | mV   | Total input-referred $\beta$ -mismatch |
| $\sigma_{Vos}$ | 1.698             | mV   | Total input-referred offset voltage    |

The various parameters needed to compute the input-referred random offset voltage standard deviation are given in Table 4.7. For the same reason discussed for the flicker noise, the current mirror  $M_{4a}$ - $M_{4b}$  is contributing 3.647 times more than the differential pair  $M_{1a}$ - $M_{1b}$  to the  $V_T$ -mismatch and 63.7 times more than the differential pair  $M_{1a}$ - $M_{1b}$  to the  $\beta$ -mismatch.

## 4.4 Power consumption

The total current consumption, without the current flowing in  $M_{3a}$  and  $M_{5a}$ , is given by  $I_{tot} = 2.26$   $\mu A$ , resulting in a total power consumption  $P = 2.712 \ \mu W$ .

We can compare the current and power consumption of the Miller OTA to the telescopic OTA which offers the lowest power consumption for similar GBW and DC gain specifications. The current consumption of the telescopic OTA for the actual specifications can be estimated to  $I_{tot,telescopic} \cong 0.5~\mu A$ . The current and power consumption of the Miller OTA is 4.52 times larger than that of the telescopic OTA for the same specifications and performance.

## 5 Simulation results from ngspice

The above theoretical estimations can be validated with the results obtained from simulations performed with ngspice. In order to run the simulations you need to have ngspice correctly installed. Please refer to the installation instructions.

#### Note

The simulations are performed with the PSP 103.6 compact model [6] using the parameters from the IHP open source PDK [4]. For ngspice, we use the Verilog-A implementation given in the IHP package [4] and compiled the OSDI file with OpenVAF [8] to run with ngspice [9]. In addition to the PSP user manual [6] a documentation of PSP and other MOSFET compact models and their parameter extraction can be found in [10].

## 5.1 Operating point

We first write the parameter file for this specific design for running the ngspice simulations. Before running the AC and NOISE simulations, we first need to check the quiescent voltages and currents and the operating points of all transistors by running a .OP simulation.

Table 5.1: OTA node voltages with the OTA in open-loop without offset correction.

| Node                | Voltage  |
|---------------------|----------|
| vdd                 | 1.2      |
| inp                 | 0.6      |
| inn                 | 0.6      |
| out                 | 1.17687  |
| ic                  | 0.6      |
| $\operatorname{id}$ | 0        |
| 1                   | 0.591125 |
| 3                   | 0.419428 |
| 4                   | 0.590912 |
| 5                   | 0.426742 |
| 6                   | 0.554209 |
|                     |          |

We can extract the OTA quiescent node voltages from the .ic file. They are presented in Table 5.1. As expected, we see that the output voltage  $V_{outq} = 1.177 \ V$  is saturated to  $V_{DD}$  pushing  $M_2$  in the linear region. This is due to the fact that  $M_2$  is biased in moderate inversion with a source-to-gate voltage  $V_{SG2}$  about equal to  $V_{T0p}$ . However, for a zero differential input voltage, the voltage at node 1 is actually set to the same value than the voltage at node 4 which is equal to the  $V_{SG4}$  voltage of  $M_4$ . This voltage is larger than  $V_{T0p}$  by its overdrive voltage  $V_{BG4} - V_{T0p}$  because  $M_{4a}$ - $M_{4b}$  are biased in strong inversion. The only way for  $M_2$  to carry the current it would carry in moderate inversion if it was biased in saturation is to reduce its  $V_{SD}$  voltage and therefore drive  $M_2$  in the linear region with a  $V_{SD}$  voltage almost equal to zero. For this reason, the output voltage is saturating to  $V_{DD}$ . We

therefore cannot simulate the open-loop transfer function because the operating points, in particular that of  $M_2$ , are wrong.

Simulating the open-loop gain for high gain amplifiers is not easy to perform without closing the loop. There are basically two approaches to simulate the open-loop gain for high-gain amplifiers:

- 1) Imposing a DC offset voltage to the amplifier in open-loop configuration that brings the output voltage back to the high gain region (for example equal to the input common-mode voltage) or
- 2) Simulating the closed-loop gain (for example in voltage follower mode with a feedback gain of 1) and extracting the open-loop gain from the closed loop gain according to

$$A_{open-loop}(\omega) = \frac{A_{closed-loop}(\omega)}{1 - A_{closed-loop}(\omega)},$$
(5.1)

where  $A_{closed\text{-}loop}(\omega)$  is the simulated closed-loop transfer function and  $A_{open\text{-}loop}(\omega)$ , the computed open-loop transfer function. The above relation assumes that the open-loop DC gain is large enough for the input-referred offset voltage to be ignored.

The input-referred offset voltage can be extracted from the closed-loop voltage follower circuit as

$$V_{os} = V_{in} - \left(1 + \frac{1}{A}\right) \cdot V_{out} \cong V_{in} - V_{out} \quad \text{for } A \gg 1,$$

$$(5.2)$$

where  $A \triangleq A_{open-loop}(0)$  is the open-loop DC gain which can be assumed to be much larger than 1. This means that, provided the DC open-loop gain is sufficiently large, the offset voltage can be measured at the amplifier differential input after imposing the proper input common-mode voltage  $V_{ic}$ .

We can now simulate the OTA in closed-loop as a voltage follower.

Table 5.2: OTA node voltages with the OTA in voltage follower configuration.

| Node | Voltage  |
|------|----------|
| vdd  | 1.2      |
| inp  | 0.6      |
| out  | 0.60489  |
| 1    | 0.758986 |
| 3    | 0.423666 |
| 4    | 0.590654 |
| 5    | 0.426742 |
| 6    | 0.554209 |
|      |          |

From the node voltages of the OTA in voltage follower configuration shown in Table 5.2, we see that now the output voltage  $V_{outq} = 605 \ mV$  is very close to the input voltage that has been set to  $V_{ic} = 600 \ mV$ . We can then extract the corresponding offset voltage  $V_{os} \cong V_{in} - V_{out} = -4.890 \ mV$ .

We can now apply this offset voltage to the open-loop circuit for simulating the operating point.

Table 5.3: OTA node voltages with the OTA in open-loop including offset correction.

| Node | Voltage  |
|------|----------|
| vdd  | 1.2      |
| inp  | 0.597555 |
| inn  | 0.602445 |
| out  | 0.555555 |
| ic   | 0.6      |

Table 5.3: OTA node voltages with the OTA in open-loop including offset correction.

| Node | Voltage  |
|------|----------|
| id   | -0.00489 |
| 1    | 0.759539 |
| 3    | 0.421524 |
| 4    | 0.590689 |
| 5    | 0.426742 |
| 6    | 0.554209 |
|      |          |

From the node voltages of the OTA in open-loop configuration shown in Table 5.3 after adding the offset voltage at the input, we see that now the ouput voltage  $V_{outq} = 556 \ mV$  of the open-loop circuit is sufficiently close to the common-mode input voltage  $V_{ic} = 600 \ mV$ .

The operating point information for all transistors are extracted from the ngspice .op file. The data is split into the large-signal operating point informations in Table 5.4, the small-signal operating point informations in Table 5.5 and the noise operating point informations in Table 5.6.

We can compare the results of the .op file (for example the inversion coefficient IC) to the results of the design given in Table 3.7. We observe that the values are close.

Similarly we can compare the small-signal parameters (for example the gate transconductance  $G_m$ ) resulting from the .op file to the results of the design presented in Table 3.8. Again, we see that they are reasonably close.

Table 5.4: Operating point information extracted from ngspice .op file for each transistor.

| Transistor | $I_D [nA]$ | $V_{GS}$ $[mV]$ | $V_{DS}$ $[mV]$ | $V_{SB}$ $[mV]$ | $V_{GS} - V_T [mV]$ | $V_{Dsat} [mV]$ |
|------------|------------|-----------------|-----------------|-----------------|---------------------|-----------------|
| M1a        | 130.077    | 181             | 169             | 422             | -43                 | 109             |
| M1b        | 129.748    | 176             | 338             | 422             | -48                 | 109             |
| M2         | 2000.225   | 440             | 644             | -0              | 89                  | 143             |
| M3a        | 259.994    | 427             | 427             | 0               | 257                 | 235             |
| M3b        | 259.827    | 427             | 422             | 0               | 257                 | 235             |
| M4a        | 130.075    | 609             | 609             | -0              | 259                 | 239             |
| M4b        | 129.745    | 609             | 440             | -0              | 259                 | 239             |
| M5a        | 1999.957   | 554             | 554             | 0               | 355                 | 303             |
| M5b        | 2000.235   | 554             | 556             | 0               | 355                 | 303             |

Table 5.5: PSP small-signal operating point information extracted from ngspice .op file for each transistor.

| Transistor | $G_m \left[ \mu A/V \right]$ | $G_{mb} \left[ \mu A/V \right]$ | $G_{ds} [nA/V]$ |
|------------|------------------------------|---------------------------------|-----------------|
| M1a        | 3.931                        | 0.420                           | 119.977         |
| M1b        | 3.934                        | 0.413                           | 101.668         |
| M2         | 29.501                       | 5.563                           | 124.962         |
| M3a        | 2.027                        | 0.275                           | 31.731          |
| M3b        | 2.026                        | 0.275                           | 31.982          |
| M4a        | 0.944                        | 0.157                           | 1.470           |
| M4b        | 0.941                        | 0.157                           | 2.777           |
| M5a        | 11.245                       | 1.535                           | 206.832         |
| M5b        | 11.246                       | 1.535                           | 206.459         |

Table 5.6: PSP noise operating point information extracted from ngspice .op file for each transistor.

| Transistor | $S_{ID,th} [A^2/Hz]$ | $S_{ID,fl}$ at 1Hz $[A^2/Hz]$ |
|------------|----------------------|-------------------------------|
| M1a        | 3.906e-26            | 7.229e-23                     |
| M1b        | 3.920 e26            | 6.325 e-23                    |
| M2         | 6.700 e-25           | 9.154e-20                     |
| M3a        | 2.514e-26            | 1.189e-21                     |
| M3b        | 2.513e-26            | 1.188e-21                     |
| M4a        | 2.295 e-26           | 1.392e-21                     |
| M4b        | 2.291e-26            | 1.387e-21                     |
| M5a        | 1.465 e-25           | 4.707e-21                     |
| M5b        | 1.466e-25            | 4.707e-21                     |

Table 5.7: sEKV parameters calculated from the values extracted from the simulation.

| Transistor | $W_{eff}$ [ $\mu m$ ] | $L_{eff} [\mu m]$ | $W_{eff}/L_{eff}$ | $I_{spec} [\mu A]$ | IC     |
|------------|-----------------------|-------------------|-------------------|--------------------|--------|
| M1a        | 8.900                 | 4.781             | 1.861             | 1.318              | 0.099  |
| M1b        | 8.900                 | 4.781             | 1.861             | 1.318              | 0.098  |
| M2         | 4.630                 | 1.234             | 3.753             | 0.918              | 2.179  |
| M3a        | 0.170                 | 5.431             | 0.031             | 0.022              | 11.727 |
| M3b        | 0.170                 | 5.431             | 0.031             | 0.022              | 11.720 |
| M4a        | 0.120                 | 4.546             | 0.026             | 0.006              | 20.145 |
| M4b        | 0.120                 | 4.546             | 0.026             | 0.006              | 20.093 |
| M5a        | 0.890                 | 9.021             | 0.099             | 0.070              | 28.620 |
| M5b        | 0.890                 | 9.021             | 0.099             | 0.070              | 28.624 |

Table 5.8: sEKV small-signal parameters calculated from the values extracted from the simulation.

| Transistor | $G_{spec} \left[ \mu A/V \right]$ | n     | $G_m \left[ \mu A/V \right]$ | $G_{ms} \left[ \mu A/V \right]$ | $G_{ds} [nA/V]$ |
|------------|-----------------------------------|-------|------------------------------|---------------------------------|-----------------|
| M1a        | 50.976                            | 1.107 | 3.931                        | 4.351                           | 119.977         |
| M1b        | 50.976                            | 1.105 | 3.934                        | 4.347                           | 101.668         |
| M2         | 35.493                            | 1.189 | 29.501                       | 35.064                          | 124.962         |
| M3a        | 0.857                             | 1.136 | 2.027                        | 2.302                           | 31.731          |
| M3b        | 0.857                             | 1.136 | 2.026                        | 2.301                           | 31.982          |
| M4a        | 0.250                             | 1.167 | 0.944                        | 1.101                           | 1.470           |
| M4b        | 0.250                             | 1.167 | 0.941                        | 1.098                           | 2.777           |
| M5a        | 2.702                             | 1.136 | 11.245                       | 12.780                          | 206.832         |
| M5b        | 2.702                             | 1.136 | 11.246                       | 12.781                          | 206.459         |

Table 5.9: sEKV noise parameters calculated from the values extracted from the simulation.

| Transistor              | $\sqrt{S_{nin,th}} [nV/\sqrt{Hz}]$    | $R_{nin,th} [k\Omega]$                   | $\gamma_n [-]$                                                                        | $\sqrt{S_{nin,fl}} \left[ nV/\sqrt{Hz} \right]$  |
|-------------------------|---------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------|
| M1a                     | 50.277                                | 152.497                                  | 0.599                                                                                 | 2162.944                                         |
| M1b                     | 50.332                                | 152.828                                  | 0.601                                                                                 | 2021.726                                         |
| M2                      | 27.746                                | 46.442                                   | 1.370                                                                                 | 10255.694                                        |
| M3a                     | 78.237                                | 369.269                                  | 0.748                                                                                 | 17016.206                                        |
| M3b                     | 78.256                                | 369.444                                  | 0.748                                                                                 | 17018.506                                        |
| M4a                     | 160.497                               | 1553.997                                 | 1.467                                                                                 | 39529.324                                        |
| M4b                     | 160.800                               | 1559.869                                 | 1.468                                                                                 | 39569.480                                        |
| M2<br>M3a<br>M3b<br>M4a | 27.746<br>78.237<br>78.256<br>160.497 | 46.442<br>369.269<br>369.444<br>1553.997 | $   \begin{array}{c}     1.370 \\     0.748 \\     0.748 \\     1.467   \end{array} $ | 10255.694<br>17016.206<br>17018.506<br>39529.324 |

Table 5.9: sEKV noise parameters calculated from the values extracted from the simulation.

| Transistor | $\sqrt{S_{nin,th}} \left[ nV/\sqrt{Hz} \right]$ | $R_{nin,th} [k\Omega]$ | $\gamma_n [-]$ | $\sqrt{S_{nin,fl}} [nV/\sqrt{Hz}]$ |
|------------|-------------------------------------------------|------------------------|----------------|------------------------------------|
| M5a        | 34.040                                          | 69.904                 | 0.786          | 6100.662                           |
| M5b        | 34.039                                          | 69.899                 | 0.786          | 6100.504                           |

We can also check the bias voltages and operating region of each transistor which are given in Table 5.10.

Table 5.10: Bias voltages and operating regions extracted from ngspice for each transistor.

| Trans. | Type | Funct. | $V_G[V]$ | $V_S[V]$ | $V_D[V]$ | $V_{DS}$ $[mV]$ | $V_{DSsat} [mV]$ | Reg.                | Sat.                 |
|--------|------|--------|----------|----------|----------|-----------------|------------------|---------------------|----------------------|
| M1a    | n    | DP     | 0.598    | 0.422    | 0.591    | 169             | 109              | WI                  | sat                  |
| M1b    | n    | DP     | 0.602    | 0.422    | 0.760    | 338             | 109              | WI                  | sat                  |
| M2     | p    | CS     | 0.440    | 0.000    | 0.644    | 644             | 143              | MI                  | $\operatorname{sat}$ |
| M3a    | n    | CM     | 0.427    | 0.000    | 0.427    | 427             | 235              | $\operatorname{SI}$ | $\operatorname{sat}$ |
| M3b    | n    | CM     | 0.427    | 0.000    | 0.422    | 422             | 235              | $\operatorname{SI}$ | $\operatorname{sat}$ |
| M4a    | p    | CM     | 0.609    | 0.000    | 0.609    | 609             | 239              | $\operatorname{SI}$ | sat                  |
| M4b    | p    | CM     | 0.609    | 0.000    | 0.440    | 440             | 239              | $\operatorname{SI}$ | $\operatorname{sat}$ |
| M5a    | n    | CM     | 0.554    | 0.000    | 0.554    | 554             | 303              | $\operatorname{SI}$ | $\operatorname{sat}$ |
| M5b    | n    | CM     | 0.554    | 0.000    | 0.556    | 556             | 303              | SI                  | sat                  |

From Table 5.10, we see that all transistors are biased in saturation. The operating points look fine. We can now proceed with the simulation of the open-loop large-signal transfer characteristic.

## 5.2 Large-signal differential transfer characteristic

We now simulate the DC differential transfer characteristic. We can then check the systematic offset voltage that was extracted above. The simulation of the large-signal input-output characteristic is presented in Figure 5.1.



Figure 5.1: Simulated large-signal input-output characteristic.

From Figure 5.1, we see that the output swing is about  $V_{out,swing} = 750 \text{ mV}$ . We can now zoom into the high gain region in order to extract the offset voltage that is needed to bring the output voltage back to  $V_{outq} = 0.600 \text{ V}$ . The simulation results are presented in Figure 5.2.



Figure 5.2: Zoom of the simulated large-signal input-output characteristic in the high gain region.

We can now save a more accurate value of the offset voltage  $V_{os} = -4.877 \ mV$  that is required to bring the output voltage to  $V_{ic} = 600 \ mV$  and that will be used for the following .AC and .NOISE simulations.

## 5.3 Open-loop gain

#### 5.3.1 Closed-loop circuit

As explained above we can extract the open-loop gain from the simulated closed-loop gain with the amplifier operating as a voltage follower. The open-loop gain is then given by

$$A_{open-loop}(\omega) = \frac{A_{closed-loop}(\omega)}{1 - A_{closed-loop}(\omega)},$$
(5.3)

where  $A_{closed\text{-}loop}(\omega)$  is the simulated closed-loop transfer function and  $A_{open\text{-}loop}(\omega)$ , the computed open-loop transfer function. The above relation assumes that the open-loop DC gain is large enough for the input-referred offset voltage to be ignored.

Note that we need to have a sufficient number of digits for the simulated closed-loop gain because the latter is very close to 1. The simulations results are shown in Figure 5.3.

From Figure 5.3, we see that the simulated GBW is close to the theoretical value and slightly above the specs. The calculated open-loop gain does not seem to give correct results at low frequency neither in ngspice nor in the quarto notebook. This is probably due to the limited precision of the data output by ngspice. We can however simulate the open-loop gain directly in open-loop configuration.

#### 5.3.2 Open-loop circuit

After having checked the operating point information, extracted the offset voltage and making sure that the OTA output is not saturated, we can now proceed with the open-loop gain simulation. The simulation results are presented in Figure 5.4.



Figure 5.3: Open-loop gain response extracted from the closed-loop simulations and compared to theoretical estimation.



Figure 5.4: Simulated gain response compared to theoretical estimation.

The results of the open-loop simulation in Figure 5.4 are close to the theoretical estimation. The simulated GBW is equal to the value extracted from the closed-loop simulation and slightly smaller than the theoretical prediction but still above the specification. The DC gain is smaller than the theoretical prediction but right on target. Finally the phase margin is sligtly smaller than the theoretical estimation but still above the specification. This is probably due to the zero being at lower frequency.

## 5.4 Input-referred noise

The simulated input-referred noise PSD is presented in Figure 5.5 and compared to the theoretical estimation.

From Figure 5.5, we see that the simulated input-referred noise PSD is larger than the theoretical estimation for both flicker and white noise. We can have a closer look at the contributions of the various transistors to the input-referred white noise PSD.

The contributions of  $M_{1a}$ - $M_{1b}$ ,  $M_2$ ,  $M_{4a}$ - $M_{4b}$  and  $M_{5a}$ - $M_{5b}$  to the input-referred white noise PSD are detailed in Figure 5.6 and compared to the theoretical white noise. As expected from the value of  $\eta_{th} = 0.296$  in Table 4.5, we can observe that the white noise is dominated by the differential pair  $M_{1a}$ - $M_{1b}$  and  $M_{4a}$ - $M_{4b}$ , while the contribution of  $M_2$  and  $M_{5a}$ - $M_{5b}$  are more than 40 dB lower and can therefore be neglected. The total simulated white noise is slightly higher than the theoretical estimation, which is acceptable. This results in an OTA thermal noise excess factor  $\gamma_{n,ota} = 1.907$  that is slightly larger than the predicted value  $\gamma_{n,ota} = 1.625$ .

Figure 5.7 presents the breakdown of the contributions of the various transistors to the input-referred flicker noise. As expected from the value of  $\eta_{fl} = 19.823$  in Table 4.6, the flicker noise is dominated by



Figure 5.5: Simulated input-referred noise PSD compared to theoretical estimation.



Figure 5.6: Breakdown of the contributions to the simulated input-referred white noise PSD.

the current mirror  $M_{4a}$ - $M_{4b}$ . The contribution of the differential pair is about 10 dB lower and the contributions of  $M_2$  and  $M_{5a}$ - $M_{5b}$  more than 30 dB lower.

The breakdown of the contributions of the various transistors to the total input-referred noise is presented in Figure 5.7. We can observe that the simulation is slightly smaller than the theoretical estimation, but reasonably close.



Figure 5.7: Breakdown of the contributions to the simulated input-referred flicker noise PSD.



Figure 5.8: Breakdown of the contributions to the simulated input-referred noise PSD.

## 5.5 Input common-mode voltage range

We can check the input common-mode voltage range by connecting the OTA as a voltage follower and sweeping the positive input. As shown in Figure 5.9, the output follows the input voltage up to  $0.8\,V$ . So the input common-mode voltage range is about  $0.8\,V$ .



Figure 5.9: Simulated input common-mode voltage range.

## 5.6 Step-response

In this section we will check the step response of the OTA operating as a voltage follower (output connected to the negative input) with the same load capacitance  $C_L = 1 pF$ . According to the input common-mode voltage range established above, we will set the input common-mode voltage to  $V_{ic} = 0.3 V$  to leave enough room for the large step.

#### 5.6.1 Small-step

We start by imposing a small step  $\Delta V_{in} = 10~mV$  on top of a common mode voltage  $V_{ic} = 0.3~V$ . The simulation results are shown in Figure 5.10 where  $\Delta V_{in}(t) \triangleq V_{in+}(t) - V_{ic}$  and  $\Delta V_{out}(t) \triangleq V_{out}(t) - V_{outq}$  with  $V_{outq} \cong V_{ic}$  is the quiescent output voltage.  $\Delta V_{in}$  and  $\Delta V_{out}$  are compared to the response of a single pole circuit having a cut-off frequency equal to the GBW. The difference between the simulation and the first-order model is due to the larger estimated value of the GBW and the additional poles and the zero introduced by the current mirrors and the compensation capacitor, respectively.

### 5.6.2 Large step

We now impose a larger step  $\Delta V_{in} = 300~mV$  on top of a common mode voltage  $V_{ic} = 300~mV$ . The simulation results are shown in Figure 5.11 where  $\Delta V_{in}(t) \triangleq V_{in+}(t) - V_{ic}$  and  $\Delta V_{out}(t) \triangleq V_{out}(t) - V_{outq}$  with  $V_{outq} \cong V_{ic}$  is the quiescent output voltage.  $\Delta V_{in}$  and  $\Delta V_{out}$  are compared to the response of a single pole circuit having a cut-off frequency equal to the GBW. We now observe the effect of slew-rate which increases the settling time.

## 5.7 Power consumption

The total power consumption without accounting for the current flowing in  $M_{3a}$  and  $M_{5a}$  is equal to  $I_{tot} = 2.26~\mu A$ , resulting in a total power consumption  $P = 2.712~\mu W$ . We can compare the current and power consumption of the Miller OTA to the telescopic OTA which has a current consumption of about  $I_{tot,telescopic} \cong 0.5~\mu A$ . The current and power consumption of the Miller OTA is 4.52 times larger than that of the telescopic OTA for the same specifications and performance.



Figure 5.10: Step response of the OTA as a voltage follower for a small input step.



Figure 5.11: Step response of the OTA as a voltage follower for a large input step highlighting the slew-rate effect.

## 6 Conclusion

This notebook presented the detailed analysis, design and verification by simulation of the Miller OTA [7]. The analysis allowed to derive the design equations to achieve the target specifications. The OTA has been designed for specifications on the gain-bandwidth product and DC gain in the IHP SG13G2 130nm BiCMOS technology [4] using the inversion coefficient approach with the sEKV model and parameters [1] [2] [3]. The design has been validated by simulations with the ngspice simulator [5] using the PSP compact model [6] and the parameters provided by the open source PDK provided by IHP [4]. The simulations match the expected results derived from the analysis reasonably well even though the compact model used for the simulation is different than the EKV compact model. This highlights that the inversion coefficient approach with the sEKV model can do a good job for the design provided the sEKV parameters are correctly extracted for the selected technology. The simulations have shown that the gain-bandwidth and DC gain specifications are achieved despite the limited intrinsic gain of nMOS transistors of this technology. This seems to be a strong limitation of this technology since the DC gain of the Miller OTA is limited to about 70 dB.

## References

- [1] C. C. Enz and E. A. Vittoz, Charge-Based MOS Transistor Modeling The EKV Model for Low-Power and RF IC Design, 1st ed. John Wiley, 2006.
- [2] C. Enz, F. Chicco, and A. Pezzotta, "Nanoscale MOSFET Modeling: Part 1: The Simplified EKV Model for the Design of Low-Power Analog Circuits," *IEEE Solid-State Circuits Magazine*, vol. 9, no. 3, pp. 26–35, 2017.
- [3] C. Enz, F. Chicco, and A. Pezzotta, "Nanoscale MOSFET Modeling: Part 2: Using the Inversion Coefficient as the Primary Design Parameter," *IEEE Solid-State Circuits Magazine*, vol. 9, no. 4, pp. 73–81, 2017.
- [4] IHP, "IHP SG13G2 Open Source PDK." https://github.com/IHP-GmbH/IHP-Open-PDK, 2025.
- [5] Holger Vogt, Giles Atkinson, Paolo Nenzi, "Ngspice User's Manual Version 43." https://ngspice.sourceforge.io/docs/ngspice-43-manual.pdf, 2024.
- [6] G.D.J. Smit, A.J. Scholten, D.B.M. Klaassen, O. Rozeau, S. Martinie, T. Poiroux and J.C. Barbé, "PSP 103.6 The PSP model is a joint development of CEA-Leti and NXP Semiconductors." https://www.cea.fr/cea-tech/leti/pspsupport/Documents/psp103p6\_summary.pdf, 2017.
- [7] P. E. Allen and D. R. Holdberg, *CMOS Analog Circuit Design*, 3rd ed. Oxford University Press, 2012.
- [8] SemiMod GmbH, "Open VAF." https://openvaf.semimod.de/docs/getting-started/introduction/, 2025.
- [9] Dietmar Warning, "Verilog-A Models for Circuit Simulation." https://github.com/dwarning/VA-Models, 2024.
- [10] Agilent Technologies, "IC-CAP 2008, Nonlinear Device Models Volume 1." https://people.ece .ubc.ca/robertor/Links files/Files/ICCAP-2008-doc/pdf/icmdl.pdf, 2008.